#### ST.JOSEPH'S COLLEGE OF ENGINEERING

&

## ST.JOSEPH'S INSTITUTE OF TECHNOLOGY DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

&

#### DEPARTMENT OF INFORMATION TECHNOLOGY Chennai-119

CS 6201: Digital Principles and Systems Design

#### **ASSIGNMENT-I QUESTIONS**

#### **PART A:**

- 1. What is the abbreviation of ASCII and EBCDIC code?
- 2. Give the different types of binary codes.
- 3. Define De Morgan's Theorem?
- 4. What is meant by tabulation method?
- 5. Define Karnaugh Map? State the limitations of Karnaugh map.
- 6. Simplify the function using K-Map F (A, B) =  $\sum$ m (0, 2, 3)
- 7. Simplify the function using K-Map F (A, B) =  $\pi$  M (0, 1, 3)
- 8. How many bits are required to represent the decimal numbers in the range 0 to 999 using straight binary code? Using BCD codes?
- 9. Show that the excess-3 code is self-complementing.
- 10. What is meant by weighted and non-weighted code?
- 11. Write the two properties of Gray code & mention the application of Gray code
- 12. What is meant by Fast Adder?
- 13. Define distributive law.
- 14. Give the canonical product form of  $F=x_1'x_2'x_3+x_1'x_2x_3'+x_1x_2'x_3'+x_1'x_2x_3$
- 15. What is meant by prime implicant?
- 16. What are Universal Gates? Why are they called so?
- 17. Define positive logic and negative logic system.
- 18. Define bit, byte and nibble.
- 19. Define Combinational circuit?
- 20. Define SSI and MSI.

#### PART B:

1. a) (i) solve the following using k-map.

1) 
$$f(A, B, C, D) = \sum_{m=0}^{\infty} (0, 2, 3, 8, 11, 12) + d(1, 9, 14)$$



$$f = \overline{AB} + \overline{BC} + \overline{BD} + AB\overline{D}$$

2) f (A, B, C, D) = 
$$\Sigma$$
 m (0, 1, 2, 3, 5, 7, 8, 9, 11,14)



$$Y = \overline{A}\overline{B} + \overline{A}D + \overline{B}D + \overline{B}\overline{C} + ABC\overline{D}$$

ii) Simplify the expression Z = AB + AC + ABC (AB + C). Implement using Minimum number of NAND gates.

$$Z = AB + AC + ABC (AB + C)$$

$$= AB + AC + ABC. AB + ABCC$$

$$= AB + AC + ABC + ABC$$

$$= AB + AC + ABC$$

$$= AB (1 + C) + AC$$

$$= AB + AC$$

Implementation using minimum number & NAND gates:

$$\overline{Z} = \overline{AB + AC} = \overline{AB} \overline{AC}$$



2. Simplify the function f(A, B, C, D) = (0,1,2,3,5,7,8,10,12,13,15), using tabulation method (Quine–McCluskey method).

| First List                                                                                                                     | Second List                                                                                                                                                                                         | Third List                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A B C D  0 0 0 0 0 0  1 0 0 0 1 0  2 0 0 1 0  8 1 0 0 0  3 0 0 1 1  5 0 1 0 1 0  10 1 0 1 0  7 0 1 1 1  13 1 1 1 1  15 1 1 1 1 | A B C D  0,1 0 0 0 -  0,2 0 0 - 0  1,3 0 0 - 1  1,5 0 - 0 1  2,3 0 0 1 -  2,10 - 0 1 0  8,10 1 0 - 0  8,12 1 - 0 0 A C D  3,7 0 - 1 1  5,7 0 1 - 1  5,13 - 1 0 1  12,13 1 1 0 - A B C  7,15 - 1 1 1 | A B C D  0, 1 2 3 0 0 A B  0, 2 1 3 0 0  0, 2, 8, 10 - 0 - 0 B D  0, 8, 2, 10 - 0 - 0  1, 3, 5, 7 0 1 A D  1, 5, 3, 7 0 1  5, 7, 13, 15 - 1 - 1 B D  5, 13, 7, 15 - 1 - 1 |
|                                                                                                                                | 13,15 1 1 – 1 🔨                                                                                                                                                                                     |                                                                                                                                                                           |

The prime implicants are:  $\overline{\mathbb{A}}\overline{\mathbb{B}}+\overline{\mathbb{B}}\overline{\mathbb{D}}+\overline{\mathbb{A}}D+BD+A\overline{\mathbb{C}}\overline{\mathbb{D}}+AB\overline{\mathbb{C}}$ 

#### 3. Simplify the following expressions by Quine-McCluskey method.

$$\overline{A}.B.C + \overline{A}.\overline{B}.D + A.\overline{C}.D + B.\overline{C}.\overline{D} + \overline{A}.B.\overline{C}.D$$

In the first step, we write the expanded version of the given expression. It can be written as follows:

$$\overline{A}.B.C.D + \overline{A}.B.C.\overline{D} + \overline{A}.\overline{B}.C.D + \overline{A}.\overline{B}.\overline{C}.D + A.B.\overline{C}.D + A.B.\overline{C}.D + A.B.\overline{C}.\overline{D} + \overline{A}.B.\overline{C}.\overline{D} + \overline{A}.B.\overline{C}.D$$

The formation of groups, the placement of terms in different groups and the first-round matching are shown as follows:

| A | В | C | D | A | В | С | D |          | A | В | С | D |
|---|---|---|---|---|---|---|---|----------|---|---|---|---|
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | <b>√</b> | 0 | 0 | _ | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | ✓        | 0 | - | 0 | 1 |
| 0 | 1 | 0 | 0 |   |   |   |   |          | - | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | ✓        | 0 | 1 | 0 | - |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | ✓        | 0 | 1 | _ | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | ✓        | _ | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | ✓        |   |   |   |   |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | ✓        | 0 | - | 1 | 1 |
| 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | ✓        | 0 | 1 | - | 1 |
|   |   |   |   | 1 | 1 | 0 | 1 | ✓        | - | 1 | 0 | 1 |
|   |   |   |   |   |   |   |   |          | 0 | 1 | 1 | _ |
|   |   |   |   |   |   |   |   |          | 1 | _ | 0 | 1 |
|   |   |   |   |   |   |   |   |          | 1 | 1 | 0 | _ |

The second round of matching begins with the table shown on the previous page. Each term in the first group is compared with every term in the second group. For instance, the first term in the first group 00–1 matches with the second term in the second group 01–1 to yield 0—1, which is recorded in the table shown below. The process continues until all terms have been compared for a possible match. Since this new table has only one group, the terms contained therein are all prime implicants.

In the present example, the terms in the first and second tables have all found a match. But that is not always the case.

| A | В | C | D |
|---|---|---|---|
| 0 | _ | _ | 1 |
| _ | _ | 0 | 1 |
| 0 | 1 | _ | _ |
| _ | 1 | 0 | _ |
|   |   |   |   |

The next table is what is known as the prime implicant table. The prime implicant table contains all the original terms in different columns and all the prime implicants recorded in different rows as shown below:

| 0001         | 0011     | 0100         | 0101         | 0110         | 0111         | 1001         | 1100 | 1101         |      |
|--------------|----------|--------------|--------------|--------------|--------------|--------------|------|--------------|------|
| <b>√</b>     | <b>√</b> |              | <b>√</b>     |              | <b>√</b>     |              |      |              | 01   |
| $\checkmark$ |          |              | $\checkmark$ |              |              | $\checkmark$ |      | $\checkmark$ | 01   |
|              |          | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |      |              | 01   |
|              |          | √            | ✓            |              |              |              | ✓    | ✓            | -10- |

Therefore, the minimized expression =  $\overline{A}.D + \overline{C}.D + \overline{A}.B + B.\overline{C}$ .

4. a) (i)Simplify the four variable switching functions. Draw the circuit of the minimal expression using only NAND gates.

$$F(A,B,C,D) = \sum m(3,5,6,8,9,12,13,14)$$



#### b) (i) Find a minimal sum of products representation for

# $F(W,X,Y,Z) = \sum m(1,4,6,10,12,14) + d(0,11,13,15) \ using \ K-Map. \ Draw \ the \ circuit \ of \ the$ Minimal expression using only NAND gates



#### 5. a) Simplify using K-Map

 $F(A,B,C,D) = \prod M(3,6,8,10,12,13,15)$ 

- b) i)Perform subtraction on the given unsigned numbers using the 10's complement.
  - 1) 6428 3409

#### 2) 125-1800

b) i) 1.6428 - 3409 = 3019

Take 9's complement of subtrahend.

$$9999$$
 $-3409$ 
 $16590$ 
 $16591$   $-10's$  complement.

 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $1700$ 
 $170$ 

- ii) Perform subtraction on the given unsigned binary numbers using the 2's complement.
  - 1) 10011 10001
  - 2)100010 100011

(ii) 1. 
$$10011 - 10001 = 00010$$

Take 2's compliment of 10001

01110

01111

 $1675$ 

Assign negative sign

Result = -1675

Result = 00010

2.  $100010 - 100011 = -000001$ 

Take 2's complement of 100011

 $011100 \quad 011101 \quad Take 2's complement of result$ 
 $011101 \quad T11111 \quad No carry \quad 000001 \quad -000001$ 

#### 6. State the postulates and theorems of Boolean algebra.

#### **Principle of duality:**

1. Interchanging the OR and AND operations of the expression. 2. Interchanging the 0 and 1 elements of the expression. 3. Not changing the form of the variables.

#### **Commutative Law**

(a) 
$$A + B = B + A$$

(b) 
$$AB = BA$$

#### **Associative Law**

(a) 
$$(A + B) + C = A + (B + C)$$

(b) 
$$(A B) C = A (B C)$$

#### **Distributive Law**

(a) 
$$A (B + C) = A B + A C$$

(b) 
$$A + (B C) = (A + B) (A + C)$$

#### **Identity Law**

(a) 
$$A + A = A$$

(b) 
$$A A = A$$

#### **Negation Law**

(a) 
$$(\overline{A}) = \overline{A}$$

$$(b)^{(\overline{\overline{A}}) = A}$$

#### **Redundant Law**

(a) 
$$A + A B = A$$

(b) 
$$A (A + B) = A$$

#### **Postulates:**

(a) 
$$0 + A = A$$

(b) 
$$1 A = A$$

(c) 
$$1 + A = 1$$

(d) 
$$0 A = 0$$

(e) 
$$\overline{A} + A = I$$

(f) 
$$\overline{A} A = 0$$

$$(g)$$
  $A + \overline{A}$   $B = A + B$ 

(h) 
$$A(\overline{A} + B) = AB$$

#### De Morgan's Theorem

(a) 
$$(\overline{A+B}) = \overline{A} \ \overline{B}$$

$$_{\text{(b)}}(\overline{AB}) = \overline{A} + \overline{B}$$

#### 8. Design a combinational circuit for converting 2421 code to BCD code.

Both the 2421 code and BCD code are 4-bit codes and represent the decimal equivalents 0 to 9. To design the converter circuit for the above, first the truth table is prepared with the input variables W, X, Y, and Z of 2421 code, and the output variables A, B, C, and D. Karnaugh maps to obtain the simplified expressions of the output functions. Unused combinations are considered as don't-care condition.

| Decimal    |   | Input va | ribles |   |   | Output va | ıriables |   |
|------------|---|----------|--------|---|---|-----------|----------|---|
| Equivalent |   | 2421     | ode    |   |   | BCD o     | ode      |   |
|            | W | X        | Y      | Z | A | В         | C        | D |
| 0          | 0 | 0        | 0      | 0 | 0 | 0         | 0        | 0 |
| 1          | 0 | 0        | 0      | 1 | 0 | 0         | 0        | 1 |
| 2          | 0 | 0        | 1      | 0 | 0 | 0         | 1        | 0 |
| 3          | 0 | 0        | 1      | 1 | 0 | 0         | 1        | 1 |
| 4          | 0 | 1        | 0      | 0 | 0 | 1         | 0        | 0 |
| 5          | 1 | 0        | 1      | 1 | 0 | 1         | 0        | 1 |
| 6          | 1 | 1        | 0      | 0 | 0 | 1         | 1        | 0 |
| 7          | 1 | 1        | 0      | 1 | 0 | 1         | 1        | 1 |
| 8          | 1 | 1        | 1      | 0 | 1 | 0         | 0        | 0 |
| 9          | 1 | 1        | 1      | 1 | 1 | 0         | 0        | 1 |

| W'X'     |                          |     |        |        | W'X'        |      |        |        |     |
|----------|--------------------------|-----|--------|--------|-------------|------|--------|--------|-----|
| wx       |                          | x   | X      | x      | w'x         | 1    | х      | x      | х   |
| wx       |                          |     | 1      | 1      | wx          | 1    | 1      |        |     |
| wx′      | X                        | x   |        | X      | wx'         | x    | х      | 1      | X   |
|          |                          |     |        |        |             |      |        |        |     |
|          | $\mathbf{Y'}\mathbf{Z'}$ | Y'Z | YZ     | YZ'    |             | Y'Z' | Y'Z    | YZ     | YZ' |
| W'X'     |                          |     |        |        |             |      |        |        |     |
|          |                          |     | 1      | 1      | W'X'        |      | 1      | 1      |     |
| WX       |                          | х   | 1<br>X | 1<br>X | W'X'<br>W'X |      | 1<br>X | 1<br>X | x   |
| wx<br>wx | 1                        | X 1 | -      |        | -           |      | -      |        | Х   |

The Boolean expressions for the output functions are

$$A = XY$$

$$B = XY' + WX'$$

Y'Z

YZ

YZ'

$$C = W'Y + WY'$$

Y'Z'

Y'Z

YZ

YZ'

$$D = Z$$
.

#### **LOGIC DIAGRAM:**



#### 9.Design a Binary Adder and Subtractor.

#### **Binary Adder:**

In this adder we need n full adders for n bit adder. In this adder we use the n full adders in cascaded from to implement the ripple carry adder. This type of adder is also called carry propagation adder. The circuit for 4-bit parallel adder is as follow:



For example:

To add A= 1011 and B= 0011

Subscript i: 3 2 1 0

Input carry: 0 1 1 0 Ci

Augend: 1011Ai

Addend: 0 0 1 1 Bi

\_\_\_\_\_

Sum: 1 1 1 0 Si

Output carry: 0 0 1 1 Ci+1

#### **Binary Subtractor:**

The subtraction A - B can be done by taking the 2"s complement of B and adding it to A because A-B = A + (-B).It means if we use the inverters to make 1"s complement of B (connecting each Bi to an inverter) and then add 1 to the least significant bit (by setting carry C0 to 1) of binary adder, then we can make a binary subtractor.

#### **Binary Adder Subtractor:**

- The addition and subtraction can be combined into one circuit with one common binary adder (see next slide).
- The mode M controls the operation. When M=0 the circuit is an adder when M=1 the circuit is subtractor. It can be done by using exclusive-OR for each Bi and M. Note that  $1 \oplus x = x$ " and  $0 \oplus x = x$ .



#### 10. Design a combinational circuit for ENCODER and DECODER.

Encoder: -

1> An encoder is a digital circuit that performs the inverse operation of a decoder.

1> An encoder & a combinational logic arunt that converts an active input signal into a coded output signal.



Ochar to benony Encoder (8:3)

It accepts eight inputs and produces 3-bit ougut code corresponding to the activated input.

Truth Table: -

|    |    |    | Inp | ut3 |    | 0  | L B | ou  | tpu | R |
|----|----|----|-----|-----|----|----|-----|-----|-----|---|
| Do | Di | Da | D3  | D4  | 25 | 26 | Dy  | 4/2 | y,  | Y |
| •  | 0  | 0  | 0   | 0   | 0  | 0  | 0   | 0   | 0   | 0 |
| 0  | 1  | 0  | 0   | 0   | 0  | 0  | 0   | 0   | 0   | 1 |
| 0  | 0  | 1  | 0   | 0   | 0  | 0  | 0   | 0   | 1   | 0 |
| 0  | 0  | 0  | 5   | 0   | 0  | 0  | 0   | 0   | 1   | , |
| 0  | 0  | 0  | 0   | 1   | 0  | 0  | 0   | ,   | 0   | 0 |
| 0  | 0  | 0  | 0   | 0   | 5  | 0  | 0   | 1   | 0   | 1 |
| 0  | 0  | 0  | 0   | 0   | 0  | 5  | 0   | 1   | 1   | 0 |
| 0  | 0  | 0  | 0   | 0   | 0  | 0  | 1   | 1   | f   | 1 |

Boolean expression

 $y_0 = D_1 + D_3 + D_5 + D_7$   $y_1 = D_2 + D_3 + D_6 + D_7$  $y_2 = D_4 + D_6 + D_6 + D_7$ 

Logic diagram:



### Decoder: -

L> A decoder is a logic circuit that converts an n-bit binary input code (data) into 2n output lines, such that each output line win be activated for only one of the possible combinations of inputs.





Truth Table: -

|    | npu | ts |    | 0  |    | out | puts |    | 1  | 0  |
|----|-----|----|----|----|----|-----|------|----|----|----|
| A  | В   | C  | 27 | DE | 25 | 124 | Da   | D2 | D, | Do |
| 0  | 0   | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 1  |
| 0  | 0   | 1  | 0  | 0  | 0  | 0   | 0    | 0  | 1  | 0  |
| 0  | 1   | 0  | 0  | 0  | 0  | 0   | 0    | 1  | 0  | 0  |
| 0  | t   | 1  | 0  | 0  | 0  | 0   | 8    | 0  | 0  | 0  |
| .1 | 0   | 0  | 0  | 0  | 0  | 1   | 0    | 0  | 0  | 0  |
| 1  | 0   | 1  | 0  | 0  | 1  | 0   | 0    | 0  | 0  | 0  |
| 11 | 1   | 0  | 0  | 0  | 0  | 0   | 0    | 0  | 0  | 0  |
| 1  | 1   | 1  | 1  | 0  | 0  | 01  | 0    | 0  | 0  | 0  |



## Boolean Expression: -

11. Design a combinational circuit that converts a decimal digit from BCD to Excess 3 code.

#### BCD to Excess-3

Excess-3 code is a modified form of a BCD number. The Excess-3 code can be derived from the natural BCD code by adding 3 to each coded number. For example, decimal 12 can be represented in BCD as 0001 0010. Now adding 3 to each digit we get Excess-3 code as 0100 0101 (12 in decimal). With this information the truth table for BCD to Excess-3 code converter

| Decimal | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | E <sub>3</sub> | E <sub>2</sub> | 티   | E <sub>0</sub> |
|---------|----------------|----------------|----------------|----------------|----------------|----------------|-----|----------------|
| 0       | 0              | 0              | 0              | 0              | 0              | 0              | 1   | 1              |
| 1       | 0              | 0              | 0              | 1              | 0              | 1              | 0   | 0              |
| 2       | 0              | 0              | 1              | 0              | 0              | 1              | 0   | 1              |
| 3       | 0              | 0              | 1              | 1              | 0              | 1              | 1   | 0              |
| 4       | 0              | 1              | 0              | 0              | 0              | 1              | 1   | 1              |
| 5       | 0              | 1              | 0              | 1              | 1              | 0              | 0 - | 0              |
| 6       | 0              | 1              | 1              | 0              | 1              | 0              | 0   | 1              |
| 7       | 0              | 1              | 1              | 1              | 1              | 0              | 1   | O              |
| 8       | 1              | 0              | 0              | 0              | 1              | 0              | 1   | 1              |
| 9       | 1              | 0              | 0              | 1              | 1              | 1              | 0   | 0              |

#### K-map simplification





$$\therefore \mathsf{E}_2 = \mathsf{B}_2 \overline{\mathsf{B}}_1 \overline{\mathsf{B}}_0 + \overline{\mathsf{B}}_2 (\mathsf{B}_0 + \mathsf{B}_1)$$



#### Logic diagram

#### **BCD** code



#### 12.Design a combinational circuit of Full adder & Subtractor.

A full adder circuit is an arithmetic circuit block that can be used to add three bits to produce a SUM and a CARRY output. Such a building block becomes a necessity when it comes to adding binary numbers with a large number of bits. The full adder circuit overcomes the limitation of the half-adder, which can be used to add two bits only. Let us recall the procedure for adding larger binary numbers. We begin with the addition of LSBs of the two numbers. We record the sum under the LSB column and take the carry, if any, forward to the next higher column bits. As a result, when we add the next adjacent higher column bits, we would be required to add three bits if there were a carry from the previous addition. We have a similar situation for the other higher column bits. Also until we reach the MSB. A full adder is therefore essential for the hardware implementation of an adder circuit capable of adding larger binary numbers. A half-adder can be used for addition of LSBs only.

#### **SYMBOL:**



#### TRUTH TABLE:

| Α | В | Cin | SUM (S) | $C_{out}$ |
|---|---|-----|---------|-----------|
| 0 | 0 | 0   | 0       | 0         |
| 0 | 0 | 1   | 1       | 0         |
| 0 | 1 | 0   | 1       | 0         |
| 0 | 1 | 1   | 0       | 1         |
| 1 | 0 | 0   | 1       | 0         |
| 1 | 0 | 1   | 0       | 1         |
| 1 | 1 | 0   | 0       | 1         |
| 1 | 1 | 1   | 1       | 1         |

Figure shows the truth table of a full adder circuit showing all possible input combinations and corresponding outputs. In order to arrive at the logic circuit for hardware implementation of a full adder, we will firstly write the Boolean expressions for the two output variables, that is, the SUM and CARRY outputs, in terms of input variables. These expressions are then simplified by using any of the simplification techniques described in the previous chapter. The Boolean expressions for the two output variables are given in Equation below for the SUM output (S) and in above Equation for the CARRY output (Cout):

$$S = \overline{A}.\overline{B}.C_{in} + \overline{A}.B.\overline{C}_{in} + A.\overline{B}.\overline{C}_{in} + A.B.C_{in}$$

$$C_{out} = \overline{A}.B.C_{in} + A.\overline{B}.C_{in} + A.B.\overline{C}_{in} + A.B.C_{in}$$

The next step is to simplify the two expressions.

$$S = \overline{C}_{in} \cdot (\overline{A} \cdot B + A \cdot \overline{B}) + C_{in} \cdot (\overline{\overline{A} \cdot B + A \cdot \overline{B}})$$

$$C_{out} = A.B + C_{in} \cdot (\overline{A}.B + A.\overline{B})$$

#### **LOGIC DIAGRAM:**



#### **FULL SUBTARCTOR:**

A combinational circuit of full-subtractor performs the operation of subtraction of three bits—the minuend, subtrahend, and borrow generated from the subtraction operation of previous significant digits and produces the outputs difference and borrow. Let us designate the input variables minuend as X, subtrahend as Y, and previous borrow as Z, and outputs difference as D and borrow as B. Eight different input combinations are possible for three input variables. The truth table is shown in Figure 5.10(a) according to its functions.

|   | Input variabl | es | Out | puts |
|---|---------------|----|-----|------|
| X | Y             | Z  | D   | В    |
| 0 | 0             | 0  | 0   | 0    |
| 0 | 0             | 1  | 1   | 1    |
| 0 | 1             | 0  | 1   | 1    |
| 0 | 1             | 1  | 0   | 1    |
| 1 | 0             | 0  | 1   | 0    |
| 1 | 0             | 1  | 0   | 0    |
| 1 | 1             | 0  | 0   | 0    |
| 1 | 1             | 1  | 1   | 1    |

YZ

|    | Ϋ́Ζ΄ | Υ'Z | ΥZ | YΖ΄ |  |
|----|------|-----|----|-----|--|
| X' |      | 1   |    | 1   |  |
| X  | 1    |     | 1  |     |  |

ΥZ

YΖ

YΖ΄

$$D = X'Y'Z + X'YZ' + XY'Z' + XYZ$$

$$= X' (Y'Z + YZ') + X (Y'Z' + YZ)$$

$$= X' (Y \oplus Z) + X (Y \oplus Z)'$$

$$= X \oplus Y \oplus Z$$

$$B = X'Z + X'Y + YZ = X'Y + Z (X' + Y)$$

$$= X'Y + Z(X'Y + X'Y' + XY + X'Y)$$

$$= X'Y + Z(X'Y + X'Y' + XY)$$

$$= X'Y + X'YZ + Z(X'Y' + XY)$$

$$= X'Y + Z(X \oplus Y)'$$

#### **LOGIC DIAGRAM:**



#### 13. Design a combinational circuit to perform BCD addition.

A BCD adder adds two BCD digits and produces a BCD digit If the sum of BCD digits is less than equal to 9 then it is valid BCD form If sum is greater than 9 then 6 (six) i.e. (0110)2 is added in sum to make it valid

Let us 4 bit binary adder A0 A1 A2 A3 and B0 B1 B2 B3 produces sum S0 S1 S2 S3. A combinational circuit is there to check sum is 9 or more than 9 so that six can be added to it. For combination circuit, truthtable is as:

| S <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | So | Y        |
|----------------|----------------|----------------|----|----------|
| 0              | 0              | 0              | 0  | 0        |
| 0              | 0              | 0              | 1  | 0        |
| 0              | 0              | 1              | 0  | 0        |
| 0              | 0              | 1              | 1  | . 0      |
| 0              | 7              | 0              | 0  | 0        |
| 0              | 1              | 0              | 1  | 0        |
| 0              | 1              | 1              | 0  | .0       |
| 0              | 1              | 1              | 1  | 0        |
| 1              | 0              | Ò              | 0  | 0        |
| 1              | 0              | 0              | 1  | 0        |
| 1              | 0              | 1              | 0  | - 1      |
| 1 1            | 0              | 1              | 1  | 1        |
| 1 1            | 1              | 0              | 0  | 1.       |
| 1              | 1 1 1 1        | 0 🛫            | 1  | <b>1</b> |
| 1              | 1              | 1              | 0  | 1        |
| 1              | . 1            | 1              | 1  | 1        |

#### K-map



#### **BCD** circuit diagram:



We will get correct BCD sum from output of Adder-2. Which will be in BCD form.

## 14. (i) what are Magnitude comparators" Explain the design of magnitude comparators with the help of a suitable example

A comparator is a logic circuit used to compare magnitude to two binary numbers or more The result will be, either bits will be equal greater or lesser

#### **SYMBOL**:



#### TRUTH TABLE:

| Α   | В | A > B | A = B | A < B |
|-----|---|-------|-------|-------|
| 0   | 0 | 0     | 1     | .0    |
| 0   | 1 | 0     | 0     | 1 .   |
| 1 - | 0 | 1 5.5 | 0     | 0     |
| 1   | 1 | 0     | 1     | 0     |

#### K-MAP:



Similarly, 7485 is TTL 4 bit magnitude comparator. These inputs can be extended to compare more than 4 bits.

#### 14. (ii) Write note on 3 bit binary magnitude comparator.

#### **SYMBOL**:



Where, A = A2 A1 A0 having three bits and

B = B2 B1 B0 also having three bits.

A2 A1 A0 are compared with another three bits i.e. B2 B1 B0

Total combinations are possible. As  $2^6 = 64$ . Thus, six variable k-maps are required to solve for A > B, A = B and A < B.

#### 14. (iii) Construct 16-bit comparator using 4-bit comparator as a building block.

4 bit comparator IC in 7485. It is used for 16 bit comparator. Thus, 4 IC'S are used.



Carry Look ahead adder (Fast adder)

The parallel adder is ripple carry type in which the Carry output of each full adder stage is connected to the carry ilp to the next higher-order stage. Therefore, the sum and carry outputs of any stage cannot be produced unfill the input carry occurs, this leads to a time delay in the addition process.

Leg. 10101 carry of recess.

L> A Method of increasing the speed of this process by eliminating inter stage carry delay is coulted took ahead carry-addition.

L> it uses a functions such as

O carry generate, En:

(2) Carry propagate, P;



P? = A? & B? => carry propagate & 1st stage

Gi? = AiBi => carry generate

The olp sum and carry can be expressed as,

Boolean function: -

$$\hat{1}=0$$
,  $C_{0+1}=G_{10}+P_{0}C_{0}$   $\longrightarrow$   $5 \pm age ①$ 

$$\therefore C_{1}=G_{10}+P_{0}C_{0}$$

1=1, C1+1 = G1 + P1C1

$$C_2 = G_1 + P_1 C_1$$

$$= G_1 + P_1 \left[ G_0 + P_0 C_0 \right]$$

$$= G_1 + P_1 G_0 + P_1 P_0 C_0 \rightarrow \emptyset$$



